Fall 2024 ECE 355

## Assignment 2 Due October 9, 23:59

**NOTE:** Late submissions will not be accepted. Please submit a single PDF file with your answers via the **ECE 355 Brightspace** webpage.

- 1. [10 points] The textbook's microcontroller is used in a system shown below and is responsible for two tasks: 1) decrementing either DIGIT1 (when LED1 is on) or DIGIT2 (when LED2 is on) every second, and 2) alternating between LED1 and LED2 being on, whenever the SW key is hit (i.e., pressed and then released). Write the corresponding C program, assuming that the second task is the main program, and the first task is an ISR whose address is stored at location 0x20. Also, assume that bit 6 of the processor status register (i.e., PSR[6]) is the processor's interruptenable bit, and Ports A and B are always ready to be written by the processor. Initially, LED1 is on, LED2 is off, and both DIGIT1 and DIGIT2 show 0.
- *Main Program*: Whenever **PB**<sub>0</sub> first becomes 0 and then 1 again, **LED1** and **LED2** must <u>swap</u> their states: if **LED1** is <u>on</u> and **LED2** is <u>off</u>, then **LED1** becomes <u>off</u> and **LED2** becomes <u>on</u>, and vice versa. (Note: **LED1** and **LED2** should never be both on, or both off.)
- *ISR*: The <u>100-MHz Counter/Timer</u> must be configured to generate interrupts every second. Its ISR must <u>decrement</u> **DIGIT1** if **LED1** is on, or <u>decrement</u> **DIGIT2** if **LED2** is on. (Note: decrementing **0** gives **9**.)



- 2. [10 points] The textbook's microcontroller is used in a system shown below and is responsible for two tasks: (1) incrementing either DIGIT1 (when LED1 is on) or DIGIT2 (when LED2 is on) every second, and (2) alternating between LED1 and LED2 being on, whenever the SW key is hit (i.e., pressed and then released). Write the corresponding C program, assuming that the first task is the main program, and the second task is an ISR whose address is stored at location 0x20. Also, assume that bit 6 of the processor status register (i.e., PSR[6]) is the processor's interruptenable bit, and Ports A and B are always ready to be written by the processor. Initially, LED1 is on, LED2 is off, and both DIGIT1 and DIGIT2 show 0.
- *Main Program*: The <u>100-MHz Counter/Timer</u> must be used to measure one-second delays. Every second, the main program must <u>increment</u> **DIGIT1** if **LED1** is on, or <u>increment</u> **DIGIT2** if **LED2** is on. (Note: incrementing **9** gives **0**.)
- *ISR*: Port A must be configured to generate interrupts when **PAIN** is updated. Whenever **PA**<sub>7</sub> first becomes 0 and then 1 again, **LED1** and **LED2** must swap their states: if **LED1** is on and **LED2** is off, then **LED1** becomes off and **LED2** becomes on, and vice versa. (Note: **LED1** and **LED2** are never both on, or both off.)



**3.** [5 points] The table below specifies a set of <u>independent pre-emptive tasks</u> to be executed by a single processor. Show the <u>task schedule</u> using the **Earliest Deadline First** (EDF) priority assignment. Note: If some tasks happen to have the same EDF priority, break such ties using **Rate Monotonic** (RM) prioritization.

| Task <b>T</b> i | Period <b>P</b> i | WCET <b>C</b> i | Deadline <b>D</b> i | Initial Delay φ <sub>i</sub> |
|-----------------|-------------------|-----------------|---------------------|------------------------------|
| T1              | 30                | 10              | 30                  | 0                            |
| T2              | 40                | 10              | 40                  | 0                            |
| T3              | 60                | 10              | 50                  | 0                            |
| T4              | 120               | 15              | 100                 | 0                            |